Fault tolerant hardware for high performance signal processing
The approach described in this paper uses an array of Field Programmable Gate Array (FPGA) devices to implement a fault tolerant hardware system that can be compared to the running of fault tolerant software on a traditional processor. Fault tolerance is achieved is achieved by using FPGA with on t...
Main Authors: | Erdogan, S. S., Shaneyfelf, Ted, Geok, See Ng, Abdul Rahman, Abdul Wahab |
---|---|
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2008
|
Subjects: | |
Online Access: | http://irep.iium.edu.my/38157/ http://irep.iium.edu.my/38157/ http://irep.iium.edu.my/38157/1/Fault_Tolerant_Hardware_for_High_Performance_Signal_Processing.pdf |
Similar Items
-
A VLSI median-select voter for fault tolerant signal processing applications
by: Kin, Keong Wong, et al.
Published: (1996) -
Fault tolerant cloud auditing
by: Muhammed Yusof, Zulkefli, et al.
Published: (2013) -
Fault Tolerance for Complex System
by: Chan, Shi Jing, et al.
Published: (2016) -
Aggregation of swarms for fault tolerance inswarm robotics using immuno-enginering approach
by: Ismail, Amelia Ritahani, et al.
Published: (2009) -
Adaptive fault tolerant checkpointing algorithm for cluster based mobile Ad Hoc networks
by: Mansour, Houssem, et al.
Published: (2015)